许川佩, 张培源, 范兴茂. AXIe高速数据采集传输接口设计[J]. 微电子学与计算机, 2019, 36(12): 30-35.
引用本文: 许川佩, 张培源, 范兴茂. AXIe高速数据采集传输接口设计[J]. 微电子学与计算机, 2019, 36(12): 30-35.
XU Chuan-pei, ZHANG Pei-yuan, FAN Xing-mao. The design of high-speed data acquisition and transmission interface of AXIe[J]. Microelectronics & Computer, 2019, 36(12): 30-35.
Citation: XU Chuan-pei, ZHANG Pei-yuan, FAN Xing-mao. The design of high-speed data acquisition and transmission interface of AXIe[J]. Microelectronics & Computer, 2019, 36(12): 30-35.

AXIe高速数据采集传输接口设计

The design of high-speed data acquisition and transmission interface of AXIe

  • 摘要: 为了解决海量数据的高速传输问题, 本文以AXIe(Advanced TCA Extensions for Instrumentation)总线为传输架构, 重点设计数据的高速缓存和传输接口, 并设计时间交织数据采集模块完成AXIe数据采集传输接口验证.通过两片ADC实现时间交织数据采样功能, 将DDR3作为数据的深存储单元, 采用PCI Express实现数据高速传输.在FPGA上完成设计, 使用ILA嵌入式逻辑分析仪进行功能验证.结果表明, 该设计能很好地实现交织采样功能, 完成基于AXIe总线的数据传输.

     

    Abstract: In order to solve the problem of high-speed transmission of massive data, this paper uses AXIe (advanced TCA extensions for instrumentation) bus as the transmission architecture, and focuses on the design of data cache and transmission interface, and designs time-interleaved data acquisition module to complete AXIe data acquisition and transmission interface verification. The time-interleaved data sampling function is realized by two ADCs, and DDR3 is used as a deep storage unit of data, and high-speed data transmission is realized by using PCI Express. The design was done on the FPGA and functional verification using the ILA embedded logic analyzer. The results show that the design can achieve the interleaving sampling function well and complete the data transmission based on AXIe bus.

     

/

返回文章
返回