朱鑫标, 施隆照. 一种高压缩Wallace树的快速乘法器设计[J]. 微电子学与计算机, 2013, 30(2): 46-49.
引用本文: 朱鑫标, 施隆照. 一种高压缩Wallace树的快速乘法器设计[J]. 微电子学与计算机, 2013, 30(2): 46-49.
ZHU Xin-biao, SHI Long-zhao. A Design of Multiplier With High-Compress Wallace Tree[J]. Microelectronics & Computer, 2013, 30(2): 46-49.
Citation: ZHU Xin-biao, SHI Long-zhao. A Design of Multiplier With High-Compress Wallace Tree[J]. Microelectronics & Computer, 2013, 30(2): 46-49.

一种高压缩Wallace树的快速乘法器设计

A Design of Multiplier With High-Compress Wallace Tree

  • 摘要: 介绍了一种32位有符号/无符号乘法器.该乘法器采用改进的Booth编码减少了部分积个数,并通过符号扩展的优化,减少中间资源消耗,对部分积进行统一的符号操作,简化了程序设计的复杂性.采用了7:2压缩结构的Wallace树及64位Brent Kung树结构超前进位加法器,有效地提高了乘法器计算速度.整个设计采用Verilog语言编写,通过Modelsim仿真验证设计功能的正确性.采用Synopsys的Design Compiler进行基于SMIC的0.18微米标准库的综合并得到性能参数.

     

    Abstract: This 32×32 multiplier supports both signed and unsigned integer multiplication by an additional sign bit.It adopts the Booth algorithm to reduce the number of partial product and optimize it.The multiplier increases the calculation speed through the Wallace tree with 7:2 compressor and Brent Kung tree.It is designed by verilog language and simulated correctly by Modelsim.The performance parameters are obtained by Synopsys' Design Compiler with SMIC's 0.18μm target library.

     

/

返回文章
返回