金晟, 赵仲元, 绳伟光, 何卫锋. 针对粗粒度可重构处理器的通用循环编译技术[J]. 微电子学与计算机, 2017, 34(7): 42-45.
引用本文: 金晟, 赵仲元, 绳伟光, 何卫锋. 针对粗粒度可重构处理器的通用循环编译技术[J]. 微电子学与计算机, 2017, 34(7): 42-45.
JIN Sheng, ZHAO Zhong-yuan, SHENG Wei-guang, HE Wei-feng. A General Loop-Compiling Technique for Course-Grained Reconfigurable Processor[J]. Microelectronics & Computer, 2017, 34(7): 42-45.
Citation: JIN Sheng, ZHAO Zhong-yuan, SHENG Wei-guang, HE Wei-feng. A General Loop-Compiling Technique for Course-Grained Reconfigurable Processor[J]. Microelectronics & Computer, 2017, 34(7): 42-45.

针对粗粒度可重构处理器的通用循环编译技术

A General Loop-Compiling Technique for Course-Grained Reconfigurable Processor

  • 摘要: 粗粒度可重构处理器结合了高性能和高灵活性的优点, 但是现有编译技术难以处理不定长循环和非完美循环.本文分别针对不定长循环和非完美循环提出了高效的编译技术, 使得编译器可以处理通用形式的循环且均可以充分利用可重构处理器的计算能力.

     

    Abstract: Coarse-grained reconfigurable processor combines the advantages of high performance and high flexibility, but the existing compiler technology is difficult to deal with variable-length loops and imperfect loops. In this paper, we propose an efficient compilation technique for variable-length loops and imperfect loops, so that the compiler can deal with the general form of loops and can make full use of the reconfigurable processor computing power.

     

/

返回文章
返回