杨磊, 闫浩, 张铁军, 王东辉. 一种高速低功耗优先级编码器结构[J]. 微电子学与计算机, 2011, 28(2): 74-76,81.
引用本文: 杨磊, 闫浩, 张铁军, 王东辉. 一种高速低功耗优先级编码器结构[J]. 微电子学与计算机, 2011, 28(2): 74-76,81.
YANG Lei, YAN Hao, ZHANG Tie-jun, WANG Dong-hui. A New Priority Encoder with High Speed and Low Power[J]. Microelectronics & Computer, 2011, 28(2): 74-76,81.
Citation: YANG Lei, YAN Hao, ZHANG Tie-jun, WANG Dong-hui. A New Priority Encoder with High Speed and Low Power[J]. Microelectronics & Computer, 2011, 28(2): 74-76,81.

一种高速低功耗优先级编码器结构

A New Priority Encoder with High Speed and Low Power

  • 摘要: 优先级编码器是数字系统中一种重要的基本电路.它可以对多个输入请求进行仲裁,挑选出其中最高优先级的请求编码输出,指示最高优先级请求的位置.在传统的优先级编码器结构里,对每个输出都采用单独的放电路径,管子多功耗大.由此提出了采用共享放电路径的优先级编码器结构,减少管子的数目,降低功耗.仿真结果显示,平均延时下降了17%,平均功耗下降了5.4%.

     

    Abstract: The priority encoder is an important basic circuit in digital systems. It is used to arbitrate among many requests, and choose a request with highest priority to complete coding, which indicates the position of the request with highest priority. The priority encoder proposed before introduces separate discharging path for each output, which leads many transistors and big power. This paper introduces a new priority encoder with shared discharging path, which is used to reduce the number of transistors and the power. The simulation result indicates that the average delay has been reduced 17%, and 5.4% average power reduction is achieved.

     

/

返回文章
返回