高宁, 张长春, 方玉明, 郭宇锋, 刘蕾蕾. 一种高性能盲过采样时钟数据恢复电路的实现[J]. 微电子学与计算机, 2014, 31(6): 137-140.
引用本文: 高宁, 张长春, 方玉明, 郭宇锋, 刘蕾蕾. 一种高性能盲过采样时钟数据恢复电路的实现[J]. 微电子学与计算机, 2014, 31(6): 137-140.
GAO Ning, ZHANG Zhang-chun, FANG Yu-ming, GUO Yu-feng, LIU Lei-lei. The Implementation of a High-Performance Blind Oversampling Clock Data Recovery Circuit[J]. Microelectronics & Computer, 2014, 31(6): 137-140.
Citation: GAO Ning, ZHANG Zhang-chun, FANG Yu-ming, GUO Yu-feng, LIU Lei-lei. The Implementation of a High-Performance Blind Oversampling Clock Data Recovery Circuit[J]. Microelectronics & Computer, 2014, 31(6): 137-140.

一种高性能盲过采样时钟数据恢复电路的实现

The Implementation of a High-Performance Blind Oversampling Clock Data Recovery Circuit

  • 摘要: 设计一种带有滤波整形电路的盲过采样时钟数据恢复电路.该电路主要由并行过采样、同步调整、滤波整形、鉴相编码和数据选择等模块组成.提出的滤波整形电路可以有效地改善采样数据流,让电路拥有更高的抑制噪声和干扰的能力,与鉴相编码电路组合工作,可以使整个时钟数据恢复电路的误码率更低,相位锁定时间更短.经FPGA验证表明,该时钟数据恢复(CDR)电路在数据传输率为100 Mb/s时,可以正确地恢复数据,相位锁定所需时间为0 bit.

     

    Abstract: Design a blind oversampling clock and data recovery circuit with the filtering and shaping circuit.The circuit mianly contains parallel oversampling module、synchronization and adjustment module、filtering and shaping circuit、phase detector and encoding circuit、data selection module. The filtering and shaping circuit can effectively improve the mutations in the sampling data stream, so that the circuit has a higher ability to suppress noise and disturbing, combined with phase detector and encoding circuit, the clock and data recovery circuit can get a lower BER and shorter phase-locking time. The verification of FPGA shows that the clock data recovery (CDR) circuit can properly work in the data transfer rate of 100Mbps, the phase-locking time is 0 bit.

     

/

返回文章
返回