刘国政, 黄水龙. 应用于ETCS超低功耗唤醒接收机的设计[J]. 微电子学与计算机, 2018, 35(2): 43-48.
引用本文: 刘国政, 黄水龙. 应用于ETCS超低功耗唤醒接收机的设计[J]. 微电子学与计算机, 2018, 35(2): 43-48.
LIU Guo-zheng, HUANG Shui-long. The Design of Ultra-Low Power Wake-Up Receivers Applied to ETCS[J]. Microelectronics & Computer, 2018, 35(2): 43-48.
Citation: LIU Guo-zheng, HUANG Shui-long. The Design of Ultra-Low Power Wake-Up Receivers Applied to ETCS[J]. Microelectronics & Computer, 2018, 35(2): 43-48.

应用于ETCS超低功耗唤醒接收机的设计

The Design of Ultra-Low Power Wake-Up Receivers Applied to ETCS

  • 摘要: 基于DSRC标准, 介绍了唤醒接收机在ETCS中的应用, 通过采用提出的设计方案, 设计一款低功耗, 高灵敏度唤醒接收机.基于0.13 μm CMOS工艺, 实现了偏置电路, 放大电路, 比较器, 电流基准源和驱动等电路模块.采用优化的电路结构, 使得运放有较低功耗和高增益.为了减小噪声和比较器自身失调对比较器输出的影响, 采用带迟滞功能的比较器.仿真结果表明, 唤醒接收机可工作在2~3.3V电源电压, -40~80度下, 典型情况下基带的检测灵敏度为-68.3 dBm, 直流电流为6.97 μA.

     

    Abstract: Based on the standard of DSRC, paper introduce the application of wake-up receivers in ETCS. By using the proposed design scheme, wake-up receiver has been achieved, which have low power and high sensitivity. The circuit module, such as bias circuit, amplifier circuit, comparator, current reference source and drive, are implemented based on 0.13 μm CMOS process. The op amp has lower power consumption and high gain by using optimizing structure of circuit. A comparator with hysteresis is used to reduce the interference of noise and comparator offset on the comparator output. Simulation result shows that the wake-up receiver can work in the 2 V~3.3 V power supply voltage and -40~80℃ temperature. The detection sensitivity of the baseband is -68.3 dBm and the DC current is 6.97 μA typically.

     

/

返回文章
返回