张妮娜, 王万财, 窦衡. 一种基于E语言的芯片验证平台优化方法[J]. 微电子学与计算机, 2012, 29(4): 94-96,100.
引用本文: 张妮娜, 王万财, 窦衡. 一种基于E语言的芯片验证平台优化方法[J]. 微电子学与计算机, 2012, 29(4): 94-96,100.
ZHANG Ni-na, WANG Wan-cai, DOU Heng. An Optimizing Method for Chip Verification Platform Based on E-Language[J]. Microelectronics & Computer, 2012, 29(4): 94-96,100.
Citation: ZHANG Ni-na, WANG Wan-cai, DOU Heng. An Optimizing Method for Chip Verification Platform Based on E-Language[J]. Microelectronics & Computer, 2012, 29(4): 94-96,100.

一种基于E语言的芯片验证平台优化方法

An Optimizing Method for Chip Verification Platform Based on E-Language

  • 摘要: 针对传统基于E语言的ASIC芯片验证环境的仿真低效率, 本文提出了一种优化手段, 即在E语言实现的验证环境里只做数据相关处理, 时序的处理采用verilog实现, 以减少软件Specman Elite与verilog仿真器的通信次数.最后以SDH处理芯片的验证为例进行实验对比, 结果证明了此种实现方式的可行性, 并且测试用例的仿真时间在原基础上能缩短50%~70%, 对降低芯片的整个设计周期具有显著意义.

     

    Abstract: According the verification of ASICs, the traditional way to construct platform based on e language exists a problem of low verification efficiency.An improved method to build e verification components is used, in which data process is in e language components only, but verilog language is used for timing process instead.Therefore, communication frequency between Specman Elite and verilog simulator is reduced.An experiment of SDH processing chip verification proves the simulation time of test case decreased by 50% to 70% comparing with the traditional one.

     

/

返回文章
返回