ZHANG Xun-zhen, LIANG Qing, LI Tao. Design and Implementation of Control Element of RV32I[J]. Microelectronics & Computer, 2018, 35(3): 74-78, 82.
Citation: ZHANG Xun-zhen, LIANG Qing, LI Tao. Design and Implementation of Control Element of RV32I[J]. Microelectronics & Computer, 2018, 35(3): 74-78, 82.

Design and Implementation of Control Element of RV32I

  • RV32I, a processor that supports 32-bit basic instruction sets, is designed to support the new open Reduced Instruction Set Computer RISC-V instruction set. The memory devices of its peripheral circuits include Quick Memory, Cache Memory and Synchronous Dynamic Random Access Memory. This paper focuses on the design and implementation of the control element of RV32I. It uses the classic three-stage pipeline-via finite-state machine to support-fetch, decode and execute and uses the synthesizable Verilog HDL language to describe. And reserved the control element of interrupt and exception. Simulation results show that the control element can realize the the pipeline operation normal and stable.
  • loading

Catalog

    Turn off MathJax
    Article Contents

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return