戴澜, 江礼阳, 韩小娟. 基于电流源拆分均衡布局的14 bit 200 MS/s电流舵DAC设计[J]. 微电子学与计算机, 2016, 33(11): 60-63.
引用本文: 戴澜, 江礼阳, 韩小娟. 基于电流源拆分均衡布局的14 bit 200 MS/s电流舵DAC设计[J]. 微电子学与计算机, 2016, 33(11): 60-63.
DAI Lan, JIANG Li-yang, HAN Xiao-juan. Design of 14-bit 200 MS/s Current-Steering DAC Based on Split and Symmetricalal Layout of Current Sources[J]. Microelectronics & Computer, 2016, 33(11): 60-63.
Citation: DAI Lan, JIANG Li-yang, HAN Xiao-juan. Design of 14-bit 200 MS/s Current-Steering DAC Based on Split and Symmetricalal Layout of Current Sources[J]. Microelectronics & Computer, 2016, 33(11): 60-63.

基于电流源拆分均衡布局的14 bit 200 MS/s电流舵DAC设计

Design of 14-bit 200 MS/s Current-Steering DAC Based on Split and Symmetricalal Layout of Current Sources

  • 摘要: 对一种高性能的14 bit 200 MHz电流舵型数模转换器进行设计.对电流舵DAC主要误差进行分析建模, 并以此为依据结合工艺特性计算电流源单元晶体管大小; 采用一种新型限幅电路减少输出毛刺; 对输出电流源单元和开关阵列采用Q2 Random Walk布局减少工艺误差, 最后采用SMIC 0.18 μm混合CMOS工艺对芯片进行实现.采用3.3 V/1.8 V供电, 输入信号频率为1 MHz和20 MHz, 采样频率为200 MHz时, SFDR后仿真结果分别为100.1 dB, 88.3 dB.

     

    Abstract: In this paper it proposes a high performance 14-bit 200 Ms/s current-steering DAC. It analyses the non-ideal factors and models the proposal DAC based on Verilog-A, adopts a swing limited circuit to process the control signal of current source switches, and introduces a split and symmetrical layout of current sources scheme to reduce the process error in fabrication. At last, it is fabricated with SMIC 0.18 μm Mixed-Signal CMOS technology. With 3.3 V/1.8 V power supply, the SFDR in the post simulation results of this DAC are 100.1 dB and 88.3 dB respectively under the condition of 1 MHz and 20 MHz input signal and 200 MHz sample clock.

     

/

返回文章
返回