张龙, 来强涛, 刘生有, 郭桂良, 戴宇杰. 一种全负载稳定的高PSRR LDO的设计[J]. 微电子学与计算机, 2017, 34(2): 58-62.
引用本文: 张龙, 来强涛, 刘生有, 郭桂良, 戴宇杰. 一种全负载稳定的高PSRR LDO的设计[J]. 微电子学与计算机, 2017, 34(2): 58-62.
ZHANG Long, LAI Qiang-tao, LIU Sheng-you, GUO Gui-liang, DAI Yu-jie. Design of a Full Load Stability High-PSRR Low Dropout Regulator[J]. Microelectronics & Computer, 2017, 34(2): 58-62.
Citation: ZHANG Long, LAI Qiang-tao, LIU Sheng-you, GUO Gui-liang, DAI Yu-jie. Design of a Full Load Stability High-PSRR Low Dropout Regulator[J]. Microelectronics & Computer, 2017, 34(2): 58-62.

一种全负载稳定的高PSRR LDO的设计

Design of a Full Load Stability High-PSRR Low Dropout Regulator

  • 摘要: 提出了一种高电源纹波抑制比的低压差线性稳压器.该低压差线性稳压器通过提高带隙基准的电源抑制比以达到提高LDO(低压差线性稳压器)低频电源纹波抑制的能力.在TSMC 0.18μm CMOS工艺下进行了仿真验证, 仿真结果表明, 该LDO最大负载电流可以达到80 mA, 当负载电流在0~80 mA范围内变化时, 开环相位裕度均大于64°, 证明了低压差线性稳压器的高稳定性.当负载电流从0 mA跳变到80 mA时, 系统的输出电压过冲仅为15 mV, 环路响应时间仅为0.5 μs.当负载电流为80 mA, 测得10 kHz时的电源纹波抑制比为-60.82 dB, 100 kHz时LDO的电源纹波抑制比为-57.66 dB.

     

    Abstract: An improved power supply ripple rejection (PSRR) low drop-out (LDO) voltage regulator circuit is proposed. The LDO improves the ability of power supply ripple rejection ratio by improving power supply rejection ratio of the bandgap reference. This approach is tested in TSMC 0.18 μm COMS process. The results show that the maximum load current is 80 mA, and the open-loop phase margin is not less than 64° at a load current from 0 to 80 mA which proves the high stability of LDO. In addition, the circuit achieves a transient response with 15 mV voltage variation and 0.5 μs settling time for an 80 mA load step. The PSRR at 10 kHz is -60.82 dB and 100kHz is 57.66 dB.

     

/

返回文章
返回